# 24 Fall ECEN 704: VLSI Circuit Design Design Post-lab Report

Lab9: Two stage OPA

Name: Yu-Hao Chen

UIN:435009528

Section:601

Professor: Aydin Karsilayan

TA: Troy Buhr

## **Description:**

Operational amplifiers (op-amps) are fundamental to analog system design, widely used in both integrated circuit and board-level applications. With their high gain, opamps play critical roles in systems like filters, regulators, and function generators. They also enable the creation of buffers, logarithmic amplifiers, instrumentation amplifiers, and can even serve as comparators. Understanding op-amp functionality and design is crucial for creating versatile and efficient analog circuits, making them an indispensable tool for engineers in the field.





## Common-mode DC operation offset point range



### Different-mode range



Open-loop Gain fp1 GBW PM



# Loop-gain GBW PM



# power



SR







Noise



Third-order Intermodulation product (IM3)



PSRR+



PSRR-



#### layout



## DRC











#### **Discussion:**

I modified the M8 by increasing the W of it to get higher Av on the second stage also I

think increasing the W will make the output swing larger because of the veff8= $\sqrt{\frac{W_{P_p}(W)}{U}_{S,6}}$  and increasing W means smaller veff for VDD-veff. Also increasing M1 and M2 will have the same effect for VCM.

When I plotted the Vd region for the output swing, I discovered that 0 is still within the region. Initially, I thought that 0 indicated VCM, which involves adding 0+ and 0- on the differential side, suggesting that only a DC voltage is applied. This would imply that the

output might resemble a DC offset point. However, according to the plot, there are still some signals (Vd) being amplified and added to the output side. I later consulted with TA, who explained that although Vd is 0, there are still some offset voltages present in the circuit. This means that it does not behave as if Vd = 0, which is why the output is not purely DC.

When I attempted to use the calcVal function to plot the Common-Mode Rejection Ratio (CMRR), I initially encountered difficulties because I was using the signal instead of the expression within the calcVal function. The correct approach is to utilize the expression within the calcVal to ensure the function operates correctly. To conduct the Monte Carlo simulation, I must first run the ADE XL to obtain at least one result for the random simulation.

In this lab, we got a large C on the output. I think when the Miller capacitor being split into two sides, the output node experiences a minor effect from the Miller capacitor while still having a large load capacitance (CL). This situation could cause the two poles to become close. One potential solution is to use a current mirror operational amplifier (OPA) to separate the two poles more effectively, or to add a resistor (R) with (Cc) and introduce a zero (Wz) to make phase margin better.

#### **Conclusion:**

After completing Lab 9, we have gained a deeper understanding of the functionality and versatility of operational amplifiers in analog system design. By exploring their applications in systems such as filters, regulators, and amplifiers, as well as their role as comparators, we have reinforced the importance of op-amps as essential components in both integrated circuits and board-level designs. We have learned many new methods for measurement, such as output swing, noise analysis, and various simulation techniques. All of these factors will be important when analyzing a circuit or working on the final project.